

### PIC12F529T48A/T39A Memory Programming Specification

## This document includes the programming specifications for the following devices:

- PIC12F529T48A
- PIC12F529T39A

# 1.0 PROGRAMMING THE PIC12F529T48A AND PIC12F529T39A

The PIC12F529T48A and PIC12F529T39A are programmed using a serial method. The Serial mode will allow the PIC12F529T48A and PIC12F529T39A to be programmed while in the user's system. This allows for increased design flexibility. This programming specification applies to the PIC12F529T48A and PIC12F529T39A devices in all packages.

#### 1.1 Hardware Requirements

The PIC12F529T48A and PIC12F529T39A require one power supply for VDD (3.3V) and one for VPP (12.5V).

#### 1.2 Program/Verify Mode

The Program/Verify mode for the PIC12F529T48A and PIC12F529T39A allows programming of user program memory, user ID locations, backup OSCCAL location and the Configuration Word.

FIGURE 1-1: 14-PIN DIAGRAM, PIC12F529T48A/PIC12F529T39A



TABLE 1-1: PIN DESCRIPTIONS DURING PROGRAMMING

| Pin Name     | During Programming  |                  |                                           |  |  |  |
|--------------|---------------------|------------------|-------------------------------------------|--|--|--|
|              | Function            | Pin Type         | Pin Description                           |  |  |  |
| RB1          | ICSPCLK             | 1                | Clock input – Schmitt Trigger input       |  |  |  |
| RB0          | ICSPDAT             | I/O              | Data input/output – Schmitt Trigger input |  |  |  |
| MCLR/VPP/RB3 | Program/Verify mode | P <sup>(1)</sup> | Programming Power                         |  |  |  |
| VDD          | VDD                 | Р                | Power Supply                              |  |  |  |
| Vss          | Vss                 | Р                | Ground                                    |  |  |  |
| VDDRF        | VDDRF               | Р                | Power Supply                              |  |  |  |
| Vssrf        | Vssrf               | Р                | Ground                                    |  |  |  |

**Legend:** I = Input, O = Output, P = Power

Note 1: In the PIC12F529T48A and PIC12F529T39A, the programming high voltage is internally generated. To activate the Program/Verify mode, high voltage of IIHH current capability (see Table 6-1) needs to be applied to the MCLR input.

#### 2.0 MEMORY MAPPING

The Program Memory map of the PIC12F529T48A and PIC12F529T39A devices is shown in Figure 2-1. In Program/Verify mode, the program memory extends from 0x000 to 0x7FF.

FIGURE 2-1: MEMORY MAP



#### 2.1 User Memory

The user memory space is the on-chip user program memory. As shown in Figure 2-1, it extends from 0x000 to 0x5FF and partitions into pages, including Reset vector at address 0x3FF. Note that the PC will increment from (0x000-0x5FF) then to 0x0, (not to 0x600).

#### 2.2 Data Memory

The data memory space is the Flash data memory block and is located at addresses PC = 600h-63Fh. All Program mode commands that work on the normal Flash memory work on the Flash data memory block. This includes Bulk Erase, Load and Read data commands.

#### 2.3 Configuration Memory

The configuration memory space extends from 0x640 to 0x7FF. Locations from 0x648 through 0x6B7 are reserved. The user ID locations extend from 0x640 through 0x643. The Configuration Word is physically located at 0x7FF, and the backup OSCCAL locations extend from 0x644 through 0x647.

#### 2.3.1 USER ID LOCATIONS

A user may store identification information (ID) in four user ID locations. The user ID locations are mapped in [0x640:0x643]. Each user ID location is 12 bits. The contents of user ID locations are used in the calculation of the device checksum when Code Protection is enabled. The four Least Significant bits (LSbs) of each location are concatenated into a 2-byte value, the "User ID", and used in the checksum calculation. This 2-byte "User ID" is displayed by MPLAB® IDE. Table 2-1 illustrates the relationship between the user ID locations and the "User ID" value used in the checksum computations (see Table 5-2).

TABLE 2-1: "USER ID" VALUE AND LOCATION

| User ID<br>Memory | User ID Location – value | "User ID"<br>Values |                |
|-------------------|--------------------------|---------------------|----------------|
| Welliory          | Binary                   | Hex                 | values         |
| 0x640             | 0000 0000 1001b          | 00 <b>9</b> h       | <b>9</b> xxxh  |
| 0x641             | 1100 0001 1000b          | C1 <b>8</b> h       | x <b>8</b> xxh |
| 0x642             | 0111 0010 0100b          | 72 <b>4</b> h       | xx <b>4</b> xh |
| 0x643             | 0110 0011 0101b          | 63 <b>5</b> h       | xxx <b>5</b> h |

"User ID" composite value displayed in MPLAB® IDE = 9845h

Although 12 bits are available in each location, previous devices only implemented the lower four bits of each location. As a result, these additional bits may not have support in the language and programming tools. For this reason, it is recommended that the user only use the four LSBs of each user ID location.

#### 2.3.2 CONFIGURATION WORD

The Configuration Word is physically located at 0x7FF. It is only available upon Program mode entry. Once an Increment Address command is issued, the Configuration Word is no longer accessible, regardless of the address of the program counter.

Note:

By convention, the Configuration Word is stored at the logical address location of 0xFFF within the hex file generated for the PIC12F529T48A and PIC12F529T39A. This logical address location may not reflect the actual physical address for the part itself. It is the responsibility of the programming software to retrieve the Configuration Word from the logical address within the hex file and granulate the address to the proper physical location when programming.

#### 2.3.3 BACKUP OSCCAL VALUE

The backup OSCCAL locations 0x644+0x647 are the locations where the OSCCAL values are stored during testing of the INTOSC. This location is not erased during a standard Bulk Erase, but is erased if the PC is moved into configuration memory prior to invoking a Bulk Erase. If this value is erased, it is the user's responsibility to rewrite it back to this location for future use.

#### 2.4 Oscillator Calibration Bits

The oscillator Calibration bits are stored at the Reset vector as the operand of a MOVLW instruction. Programming interfaces must allow users to program the Calibration bits themselves for custom trimming of the INTOSC. Capability for programming the Calibration bits when programming the entire memory array must also be maintained for backwards compatibility.

#### 3.0 PROGRAM/VERIFY MODE

In Program/Verify mode, the program memory and the configuration memory can be accessed and programmed in serial fashion. ICSPDAT and ICSPCLK are used for the data and the clock, respectively. All commands and data words are transmitted LSb first. Data changes on the rising edge of the ICSPCLK and is latched on the falling edge. In Program/Verify mode, both the ICSPDAT and ICSPCLK are Schmitt Trigger inputs. The sequence that enters the device into Program/Verify mode places all other logic into the Reset state. Upon entering Program/Verify mode, all I/Os are automatically configured as high-impedance inputs and the address is cleared.

## 3.1 High-Voltage Program/Verify Mode Entry and Exit

There are two different methods of entering Program/ Verify mode via high-voltage:

• VDD-First entry mode

#### 3.1.1 VDD-FIRST ENTRY MODE

To enter Program/verify mode via the VDD-first method, please follow the sequence below:

- 1. Hold ICSPCLK and ICSPDAT low;
- Raise the voltage on VDD from 0V to the desired operating voltage (VIL to VDD);
- Raise the voltage on MCLR/VPP from VDD or below, to VIHH.

The VDD-first method is useful when programming the device when VDD is already applied, for it is not necessary to disconnect VDD to enter Program/Verify mode. See the timing diagram in Figure 3-1.

FIGURE 3-1: PROGRAMMING MODE ENTRY – VDD FIRST



#### 3.1.2 PROGRAM/VERIFY MODE EXIT

To exit Program/Verify mode take  $\overline{MCLR}$  to VDD or lower (VIL). See Figure 3-2 and Figure 3-3.

FIGURE 3-2: PROGRAMMING MODE EXIT – VPP LAST



FIGURE 3-3: PROGRAMMING MODE EXIT – VDD LAST



## 3.1.3 SERIAL PROGRAM/VERIFY OPERATION

The RB1 pin is used as a clock input pin, and the RB0 pin is used for entering command bits and data input/ output during serial operation. To input a command, the clock pin (RB1) is cycled six times. Each command bit is latched on the falling edge of the clock with the Least Significant bit (LSb) of the command being input first. The data on pin RB0 is required to have a minimum setup and hold time of 100 ns with respect to the falling edge of the clock. Commands that have data associated with them (Read and Load) are specified to have a minimum delay of 1 µs between the command and the data. After this delay the clock pin is cycled 16 times with the first cycle being a Start bit and the last cycle being a Stop bit. Data is also input and output LSb first, with data input being latched on the falling edge of the clock and data output being driven on the rising edge of the clock. Therefore, during a read operation the LSb will be transmitted onto pin RB0 on the rising edge of the second cycle, and during a Load operation the LSb will be latched on the falling edge of the second cycle. A minimum 1 µs delay is also specified between consecutive commands; except the "End Programming" command which requires a 100 µs delay. Because this

is a 12-bit core, the two MSbs of the data word are ignored. The commands that are available are described in Table 3-1.

TABLE 3-1: COMMAND MAPPING LOAD DATA

| Command                   | Mapping<br>(MSb LSb) | Hex<br>Value | Data                           |
|---------------------------|----------------------|--------------|--------------------------------|
| Load Data                 | xx0010               | 2            | start_bit, data (14), stop_bit |
| Read Data                 | xx0100               | 4            | start_bit, data (14), stop_bit |
| Increment Address         | xx0110               | 6            |                                |
| Begin Programming         | xx1000               | 8            |                                |
| End Programming           | xx1110               | Е            |                                |
| Bulk Erase Program Memory | xx1001               | 9            |                                |

#### 3.1.3.1 Load Data

After receiving this command, the device will clock in 14 bits as a "data word" when 16 cycles are applied, as described previously. Because this is a 12-bit core, the two MSbs of the data word are ignored. A timing diagram for the Load Data command is shown in Figure 3-4.

FIGURE 3-4: LOAD DATA COMMAND (PROGRAM/VERIFY)



#### 3.1.3.2 Read Data

After receiving this command, the chip will transmit data bits out of the memory currently accessed starting with the second rising edge of the clock input. The RB0 pin will go into Output mode on the second rising clock edge and it will revert back to Input mode (high-impedance) after the 16th rising edge. Because this is a 12-bit core, the two MSbs will read as '1'. A timing diagram of this command is shown in Figure 3-5.

© 2012 Microchip Technology Inc.

#### FIGURE 3-5: READ DATA FROM PROGRAM MEMORY COMMAND



#### 3.1.3.3 Increment Address

The PC is incremented when this command is received.

#### FIGURE 3-6: INCREMENT ADDRESS COMMAND (SERIAL PROGRAM/VERIFY)



#### 3.1.3.4 Begin Programming

A Load command (Load Data) must be given before every Begin Programming command. Programming of the appropriate memory (User Program Memory, Flash Data Memory or Test Program Memory) will begin after this command is received and decoded.

#### FIGURE 3-7: BEGIN PROGRAMMING COMMAND



#### 3.1.3.5 End Programming

After receiving this command, the chip stops programming the memory (User Program Memory, Flash Data Memory or Test Program Memory) it was programming at the time.

#### FIGURE 3-8: END PROGRAMMING COMMAND



#### 3.1.3.6 Bulk Erase Program Memory

After this command is performed, the specific section of program memory and Configuration Word is erased. See Table 3-2 for details.

- **Note 1:** A fully erased part will read '1's in every Program Memory location.
  - 2: The oscillator Calibration bits are erased if a Bulk Erase is invoked. They must be read and saved prior to erasing the device and restored during the programming operation. Oscillator Calibration bits are stored at the Reset vector as the operand of a MOVLW instruction.
  - **3:** PIC12F529T48A and PIC12F529T39A require three full Bulk Erases before code protection is disabled.





TABLE 3-2: BULK ERASE MEMORY PORTIONS

| PC                                  | Config.<br>Word<br>(Fuses) | User Program<br>Memory Erased | Flash Data Memory<br>Erased     | User ID Memory<br>Erased |
|-------------------------------------|----------------------------|-------------------------------|---------------------------------|--------------------------|
| Configuration Word (Fuses)          | Yes                        | Yes                           | CPDF = 0 - Yes<br>CPDF = 1 - No | No                       |
| 000h-5FFh<br>(User Memory)          | Yes                        | Yes                           | CPDF = 0 - Yes<br>CPDF = 1 - No | No                       |
| 600h-63Fh<br>(Data Memory)          | No                         | No                            | CPDF = 0 - No<br>CPDF = 1 - Yes | No                       |
| 640h-647h<br>(Configuration Memory) | No                         | No                            | No                              | Yes                      |

**Note:** Yes = erase

No = unchanged











FIGURE 3-15: PROGRAM FLOWCHART – ERASE PROGRAM MEMORY, CONFIGURATION WORD











#### 4.0 CONFIGURATION WORD

The implemented Configuration bits can be programmed at their default values, or they are not programmed.

See Register 4-1 below for details.

#### **REGISTER 4-1: CONFIGURATION WORD**

| U-1    | P-1 | P-1 | P-1 | P-1 | R/P-1 | R/P-1  | R/P-1 | R/P-1 | R/P-1 | R/P-1 | R/P-1 |
|--------|-----|-----|-----|-----|-------|--------|-------|-------|-------|-------|-------|
| _      | CP3 | CP2 | CP1 | CP0 | CPDF  | IOSCFS | MCLRE | PAR   | WDTE  | FOSC1 | FOSC0 |
| bit 11 |     |     |     |     |       |        |       |       |       |       | bit 0 |

| Legend:                      | P = Programmable | U = Unimplemented bit, read as '1' |
|------------------------------|------------------|------------------------------------|
| R = Readable bit             | W = Writable bit | '0' = Bit is cleared               |
| -n = Blank/Bulk Erased Value | '1' = Bit is set |                                    |

bit 11 Unimplemented: Read as '1'

bit 10-7 CP<3:0>: Enhanced Code Protect bits

1011 = Program memory code protection disabled 0010 = Program memory code protection enabled

All others = Memory access disabled

bit 6 CPDF: Code Protection bit – Flash Data Memory

1 = Code protection off0 = Code protection on

bit 5 **IOSCFS:** Internal Oscillator Frequency Select bit

1 = 8 MHz INTOSC speed 0 = 4 MHz INTOSC speed

bit 4 MCLRE: Master Clear Enable bit

 $1 = \overline{MCLR}$  pin functions as  $\overline{MCLR}$ 

 $0 = \overline{MCLR}$  pin functions as "input-only",  $\overline{MCLR}$  internally tied to VDD

bit 3 PAR: Code Protection Parity bit<sup>(2)</sup>

1 = Parity bit set0 = Parity bit clear

bit 2 WDTE: Watchdog Timer Enable bit

1 = WDT enabled0 = WDT disabled

bit 1-0 FOSC1:FOSC0: Oscillator Selection bits

00 = LP oscillator with 18 ms DRT

01 = XT oscillator with 18 ms DRT

10 = INTRC with 1 ms DRT<sup>(1)</sup>

11 = EXTRC with 1 ms DRT(1)

**Note 1:** It is the responsibility of the application designer to ensure the use of the 1 ms DRT will result in acceptable operation. Refer to Electrical Specifications for VDD rise time and stability requirements for this mode of operation.

2: Set or clear to create odd parity with Configuration Word excluding CP<3:0>.

#### 5.0 CODE PROTECTION

For the PIC12F529T48A and PIC12F529T39A, once code protection is enabled, all program memory locations 0x0-0x5FE, read all '0's. Program memory location 0x5FF is always unprotected. The user ID locations, backup OSCCAL location and the Configuration Word read out in an unprotected fashion. It is possible to program the user ID locations, backup OSCCAL location and the Configuration Word after code-protect is enabled.

Program memory code protection is controlled by four Configuration bits: CP3, CP2, CP1, CP0. These bits must be configured in a certain pattern for correct operation in both protected and unprotected states. See Table 5-1 for a description of these states. They do not affect Flash data memory protection.

TABLE 5-1: CPx CONFIGURATION BIT SETTINGS

|     | CPx Configuration Bit settings |     |     |                          |  |  |  |  |  |  |
|-----|--------------------------------|-----|-----|--------------------------|--|--|--|--|--|--|
| CP3 | CP2                            | CP1 | CP0 |                          |  |  |  |  |  |  |
| 1   | 1                              | 1   | 1   | Erased                   |  |  |  |  |  |  |
| 1   | 0                              | 1   | 1   | Code protection disabled |  |  |  |  |  |  |
| 0   | 0                              | 1   | 0   | Code protection enabled  |  |  |  |  |  |  |

All other combinations are reserved and should not be used.

The device is initially in the Erased state anytime the configuration fuses are erased. The device code protection must be disabled before attempting to program Flash memory.

The PAR bit should be used to create an odd parity with the Configuration Word, excluding the CP<3:0> bits.

The code protection of the Flash data memory is dependent on the CPDF bit. If the CPDF bit is set, only the Flash data memory block is code-protected. See Table 3-2 for erase conditions involving the CPDF bit.

#### 5.1 Disabling Code Protection

It is recommended that the following procedure be performed before any other programming is attempted. It is also possible to turn code protection off using this procedure. However, all data within the program memory will be erased when this procedure is executed, and thus, the security of the code is not compromised. See Table 3-2 for more information on Flash data memory.

To disable code-protect:

- a) Enter Program mode
- b) Execute Bulk Erase Program Memory command (001001).
- c) Wait TERA
- d) Repeat steps b and c for a total of three erase cycles.

Note: To allow portability of code, the programmer is required to read the Configuration Word and user ID locations from the hex file when loading the hex file. If Configuration Word information was not present in the hex file, then a simple warning message may be issued. Similarly, while saving a hex file, Configuration Word and user ID information must be included. An option to not include this information may be provided.

Microchip Technology Incorporated feels strongly that this feature is important for the benefit of the end customer.

Note: The device code protection must be disabled before attempting to program Flash memory.

#### 5.2 Checksum Computation

#### 5.2.1 CHECKSUM

Checksum is calculated by reading the contents of the PIC12F529T48A and PIC12F529T39A memory locations and adding up the opcodes up to the maximum user addressable location. Any Carry bits exceeding 16 bits are neglected. Finally, the Configuration Word (appropriately masked) is added to the checksum. The checksum computation for the PIC12F529T48A and PIC12F529T39A is shown in Table 5-2.

The checksum is calculated by summing the following:

- The contents of all program memory locations
- The Configuration Word, appropriately masked
- Masked user ID locations (when applicable)

The Least Significant 16 bits of this sum is the checksum.

The following table describes how to calculate the checksum for each PIC12F529T48A and PIC12F529T39A.

Note: The checksum calculation differs depending on the code-protect setting.

The Configuration Word and user ID locations can always be read regardless of the code-protect settings.

**Note:** Data memory does not affect the checksum.

#### TABLE 5-2: CHECKSUM COMPUTATIONS<sup>(1)</sup>

| Device                         | Program<br>Code-Protect | Checksum*                            | Blank<br>Value        | 0x723 at 0<br>and Max.<br>Address |
|--------------------------------|-------------------------|--------------------------------------|-----------------------|-----------------------------------|
| PIC12F529T48A<br>PIC12F529T39A | OFF                     | SUM[0x000:0x5FE] + CFGW & 0x07F      | 0xEA80                | 0xD8C8                            |
|                                | ON                      | CFGW & 0x07F + SUM_ID <sup>(1)</sup> | 0xEAFF <sup>(2)</sup> | 0xD947                            |

Legend: CFGW = Configuration Word

SUM[a:b] = [Sum of locations a to b inclusive]

SUM\_ID = User ID locations masked by 0x00F then made into a 16-bit value with ID0 as the Most Significant nibble.

For example, ID0 = 0x1, ID1 = 0x2, ID2 = 0x3, ID3 = 0x4, then  $SUM_ID = 0x1234$ .

\*Checksum = [Sum of all the individual expressions] & [0x0FFFF]

+ = Addition

& = Bitwise AND

Note 1: Checksum shown assumes that SUM\_ID contains the unprotected checksum.

2: Data protect is disabled in this example. The Parity bit is set as is appropriate for this Configuration Word.

© 2012 Microchip Technology Inc.

#### 6.0 PROGRAM/VERIFY MODE ELECTRICAL CHARACTERISTICS

TABLE 6-1: AC/DC TIMING REQUIREMENTS

| AC TARGETS |                                                                                                    |          |      |           |       |                                                                             |  |
|------------|----------------------------------------------------------------------------------------------------|----------|------|-----------|-------|-----------------------------------------------------------------------------|--|
| Sym.       | Characteristics                                                                                    | Min.     | Тур. | Max.      | Units | Conditions                                                                  |  |
| General    |                                                                                                    | <u> </u> |      | •         |       |                                                                             |  |
| VIHH       | VPP high voltage on MCLR for Program/Verify mode entry                                             | 12.5     | _    | 13.5      | V     |                                                                             |  |
| VIHL       | Voltage on MCLR to be in Normal mode                                                               | Vss      | _    | VDD + 1.0 | V     |                                                                             |  |
| TVHHR      | MCLR rise time (Vss to Vhh) for Test mode entry                                                    | _        | _    | 1.0       | μS    |                                                                             |  |
| ViH1       | Clock (RB1) and Data (RB0) input high level                                                        | 0.85*VDD | _    |           | V     |                                                                             |  |
| VIL1       | Clock (RB1) and Data (RB0) input low level                                                         | _        | _    | 0.15*VDD  | V     |                                                                             |  |
| VDDOK      | Minimum VDD to perform Bulk Erase                                                                  | 2.7      | _    | _         | V     |                                                                             |  |
| VPROG      | High voltage on MCLR for programming                                                               | 12.5     | 13.0 | 13.5      | V     |                                                                             |  |
| IDDPROG    | IDD level for programming operations, program memory                                               | _        | _    | 1.8       | mA    |                                                                             |  |
| IDDERA     | IDD level for Bulk Erase operations, program memory                                                | _        | _    | 1.8       | mA    |                                                                             |  |
| IPP        | MCLR pin current during Program/Verify mode                                                        | _        | _    | 0.4       | mA    |                                                                             |  |
| TPROG      | Programming time                                                                                   | 1000     | _    | 2000      | μS    |                                                                             |  |
| TPPDP      | Hold time after VPP↑                                                                               | 5        | _    | _         | μS    |                                                                             |  |
| TEXIT      | Time delay when exiting Program/Verify mode                                                        | 1        | _    | _         | μS    |                                                                             |  |
| THLD0      | ISPCLK, ISPDATA hold time after MCLR↑ (Program/Verify mode selection pattern setup time)           | 5        | _    | _         | μЅ    |                                                                             |  |
| Serial Pro | gram/Verify                                                                                        | •        |      | 1         | ľ     |                                                                             |  |
| TSET1      | Data in setup time before clock↓                                                                   | 100      | _    | _         | ns    |                                                                             |  |
| THLD1      | Data in hold time after clock↓                                                                     | 100      | _    | _         | ns    |                                                                             |  |
| TDLY1      | Data input not driven to next clock input (delay required between command/data or command/command) | 1.0      | _    | _         | μS    |                                                                             |  |
| TDLY2      | Delay between clock↓ to clock↑ of next command or data                                             | 1.0      | _    | _         | μ\$   |                                                                             |  |
| TDLY3      | Clock <sup>↑</sup> to data out valid (during Read Data)                                            | 80       | _    | _         | ns    |                                                                             |  |
| TERA       | Bulk Erase Time                                                                                    | 4        | _    | 10        | ms    | Total time to perform both stage of Bulk Erase and accept the next command. |  |
| TDIS       | High Voltage Discharge Time                                                                        | 100      | _    | _         | μS    | Time to discharge high voltage.                                             |  |

#### APPENDIX A: REVISION HISTORY

#### Revision A (02/2012)

Initial release of this document.

#### Revision B (03/2012)

Added the PIC12F529T39A device.

#### **Revision C (06/2012)**

Corrected and clarified the checksum example (Table 5-2); Other minor corrections.

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
  intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
  knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data
  Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not
  mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2012, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 9781620763278

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



## **Worldwide Sales and Service**

#### **AMERICAS**

Corporate Office

2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277

Technical Support: http://www.microchip.com/

support

Web Address: www.microchip.com

Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Cleveland

Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** 

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit

Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Indianapolis Noblesville, IN

Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara

Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto

Mississauga, Ontario,

Canada

Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

**Asia Pacific Office** 

Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong

Tel: 852-2401-1200 Fax: 852-2401-3431

Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

China - Chengdu

Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing

Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Hangzhou

Tel: 86-571-2819-3187 Fax: 86-571-2819-3189

China - Hong Kong SAR

Tel: 852-2401-1200 Fax: 852-2401-3431

China - Nanjing

Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai

Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang

Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

China - Shenzhen

Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

China - Wuhan

Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian

Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

China - Xiamen

Tel: 86-592-2388138 Fax: 86-592-2388130

China - Zhuhai

Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore

Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi

Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune

Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

Japan - Osaka

Tel: 81-66-152-7160 Fax: 81-66-152-9310

Japan - Yokohama

Tel: 81-45-471- 6166 Fax: 81-45-471-6122

Korea - Daegu

Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul

Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur

Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang

Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila

Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu

Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung

Tel: 886-7-536-4818 Fax: 886-7-330-9305

Taiwan - Taipei

Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

Thailand - Bangkok

Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen

Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** 

Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen

Tel: 31-416-690399 Fax: 31-416-690340

Spain - Madrid

Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **UK - Wokingham** 

Tel: 44-118-921-5869 Fax: 44-118-921-5820

11/29/11